Espressif Systems /ESP32-S3 /SENSITIVE /CACHE_TAG_ACCESS_1

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CACHE_TAG_ACCESS_1

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (PRO_I_TAG_RD_ACS)PRO_I_TAG_RD_ACS 0 (PRO_I_TAG_WR_ACS)PRO_I_TAG_WR_ACS 0 (PRO_D_TAG_RD_ACS)PRO_D_TAG_RD_ACS 0 (PRO_D_TAG_WR_ACS)PRO_D_TAG_WR_ACS

Description

Cache tag configuration register 1.

Fields

PRO_I_TAG_RD_ACS

Set 1 to enable Icache read access tag memory.

PRO_I_TAG_WR_ACS

Set 1 to enable Icache wrtie access tag memory.

PRO_D_TAG_RD_ACS

Set 1 to enable Dcache read access tag memory.

PRO_D_TAG_WR_ACS

Set 1 to enable Dcache wrtie access tag memory.

Links

() ()